

## 具有AM抑制功能的75W PBTL/40W BTL D类音频功放

## ■ 特点

・输出功率(BTL模式) 2×40W (V<sub>DD</sub>=24V, R∟=8Ω, THD+N=10%) 2×30W (V<sub>DD</sub>=16V, R∟=4Ω, THD+N=10%)

# ・输出功率(PBTL模式) 75W (VDD=24V, RL=4Ω, THD+N=10%)

- ・单电源系统, 4.5V-26V宽电压输入范围
- ・超过90%效率; BD和1SPW两种调制方式选择
- ·可设置功率限制功能(PCLP)以及AGC功能
- ·多重开关频率选择,具有AM抑制功能;
- ·主从同步模式
- ·模拟差分/单端输入,输出模式立体声/单声道可选
- ·保护功能:过温限幅功能,过压/过流/过热/欠压 异常,直流检测和短路保护
- ・无铅无卤封装,QFN36L

#### ■ 应用

·条形音箱 · 无线智能音箱

·LCD电视/监视器

- · 便携式音箱 · 消费类音频应用
- ・拉杆音箱

## ■ 订购信息

#### ■ 概述

HT318是一款高效D类音频功率放大器。在24V 供电的立体声(BTL)模式下,能够持续提供2\*40W/8Ω 功率输出;在单声道(PBTL)模式下,能够持续提供 75W/4Ω功率输出。

HT318具有丰富的功率限制功能,以满足各类应用。一种是功率限制功能(PCLP),即在输出端限制 其最大输出摆幅低于设定值,可避免意外的超额输出 功率损坏喇叭。另一种为自动增益控制功能(AGC), 开启后,可有效改善因输入幅度过大或者电源电压降 低造成的破音失真。

HT318具有过温限幅功能(TFB),在高功率输出、 高环境温度等条件下导致芯片内温度较高时,芯片自 动降低系统增益,避免芯片进入过温关断保护功能, 使其能够连续播放而不间断。

HT318还具有多开关频率可选,以抑制AM干扰; 使用主从模式时,还可实现多个器件的同步。

此外,HT318内置关断功能使待机电流最小化, 还集成了过温限幅功、过压保护、直流保护、短路保 护、热保护和电源欠压异常保护等功能,可全面防止 出现故障。

| 料号        | 封装形式   | 打标                             | 工作温度范围     | 外包装/最小起订量                |
|-----------|--------|--------------------------------|------------|--------------------------|
| HT318SQER | QFN36L | HT318sq<br>UVWXYZ <sup>1</sup> | -40°C~85°C | Tape and Reel<br>2500PCS |



#### ■ 引脚信息



| Pin No.  | Name     | I/O <sup>2</sup> | Description                 |  |  |  |
|----------|----------|------------------|-----------------------------|--|--|--|
| 1        | INA+     | I                | A通道正端音频输入                   |  |  |  |
| 2        | INA-     | I                | A通道负端音频输入                   |  |  |  |
| 3        | SFT_CLIP | Ι                | 设置输出最大限幅值                   |  |  |  |
| 4        | GVDD     | 0                | 内部整流输出,接1uF电容到地             |  |  |  |
| 5        | GAIN/SLV | I                | 增益设置,或选择主从模式.               |  |  |  |
| 6        | LIM      | I                | 选择功率限制或AGC功能                |  |  |  |
| 7        | GGND     | G                | 栅极驱动地                       |  |  |  |
| 8        | INB-     | I                | B通道负端音频输入                   |  |  |  |
| 9        | INB+     | I                | B通道正端音频输入                   |  |  |  |
| 10       | AM0      | I                | D类调制频率选择                    |  |  |  |
| 11       | AM1      | I                | D类调制频率选择                    |  |  |  |
| 12       | AM2      | I                | D类调制频率选择                    |  |  |  |
| 13       | MUTE     | I                | 静音设置,引脚拉高是功放静音              |  |  |  |
| 14       | SVNC     | 10               | 多器件同步时,时钟的输入输出脚,作为输入还是输出取决于 |  |  |  |
| 14       | STIC     | 10               | GAIN/SLV                    |  |  |  |
| 15       | AVDD     | Р                | 模拟电源输入端                     |  |  |  |
| 16,17,18 | PVDDB    | Р                | B通道功率电源供电                   |  |  |  |
| 19       | BSB+     | BST              | Boot Strap端, 接220nF电容到OUTB+ |  |  |  |

正视图



| 20       | OUTB+    | 0   | B通道输出正端                      |
|----------|----------|-----|------------------------------|
| 21       | OUTB-    | 0   | B通道输出负端                      |
| 22       | BSB-     | BST | Boot Strap端, 接220nF电容到OUTB-  |
| 23       | PGND     | G   | 功率地                          |
| 24       | BSA-     | BST | Boot Strap端, 接220nF电容到OUTA-  |
| 25       | OUTA-    | 0   | A通道输出负端                      |
| 26       | OUTA+    | 0   | A通道输出正端                      |
| 27       | BSA+     | BST | Boot Strap端, 接220nF电容到OUTA+  |
| 28,29,30 | PVDDA    | Р   | A通道功率电源供电                    |
| 31       | AVDD     | Р   | 模拟电源供电                       |
| 32       | GGND     | G   | 栅极驱动地                        |
| 33       | NC       | -   | 内部无连接,可连接至地                  |
| 34       | MODE     | I   | D类调制模式选择,低时选择BD模式,高时选择1SPW模式 |
| 35       |          | 1   | 关断控制输入,低电平芯片处于低功耗状态;高电平芯片正常工 |
|          | 100      | 1   | 作                            |
| 36       | \FAULT   | 0   | 功放错误检测输出,当芯片内部检测到错误,输出低电平    |
| EP       | PowerPad | G   | 芯片底部裸焊盘,请接电源地                |

■ 典型应用





## 75W PBTL/40W BTL Class D Stereo Amplifier with AM Avoidance

#### FEATURE

- $\begin{array}{l} \cdot \text{ Output Power (BTL)} \\ 2 \times 40 \text{W (V}_{\text{DD}} = 24 \text{V}, \text{ R}_{\text{L}} = 8 \Omega, \text{ THD} + \text{N} = 1\%) \\ 2 \times 30 \text{W (V}_{\text{DD}} = 16 \text{V}, \text{ R}_{\text{L}} = 4 \Omega, \text{ THD} + \text{N} = 10\%) \end{array}$
- Output Power (PBTL) 75W ( $V_{DD}$ =24V,  $R_L$ =4 $\Omega$ , THD+N=10%)
- Single Wide Voltage Supply: 4.5V-26V
- Efficiency > 90%; BD and 1SPW Modulation
- Optional Power Limit Functions: AGC and Power Clipper (PCLP)
- Multiple Switching Frequency with AM Avoidance
- · Master and Slave Synchronization
- Differential / Single-ended Analog Input, BTL or PBTL Output
- Integrated Self-protection Circuits Including Thermal Foldback (TFB) and Overvoltage, Undervoltage, Overtemperature, DC-detect, Overcurrent with Error Reporting
- · LF and HF Package of QFN36L

#### APPLICATIONS

- Sound Bars
   Wireless Speakers
- Consumer Audio Applications · TVs/Monitors

#### ORDERING INFORMATION

## ■ GENERAL DESCRIPTION

HT318 is a stereo efficient, Class-D audio amplifier for driving speakers up to 75W/4  $\Omega$  in mono PBTL. It can also deliver  $2 \times 30$ W/8 $\Omega$  power in stereo BTL.

HT318 features 2 different power limit functions. One is power clipper (PCLP), which can clip the output voltage under a preset level; another one is AGC which can limit the output music under a preset level without clipping.

Thermal Foldback (TFB) function is designed to protect HT318 from excessive die temperature in case of the device being operated beyond the recommended temperature or power, or with a weak thermal system, without shutting the device down.

Multiple switching Frequency is selectable for HT318 to avoid AM interferences. HT318 also can be worked in either master or slave, making it possible to synchronize multiple devices.

HT318 is fully protected against faults with Overvoltage, Undervoltage, Overtemperature, DCdetect, and Overcurrent protection. Faults can be reported to the processor to prevent devices from being damaged

| Part Number | Package Type | Marking                        | Operating<br>Temperature Range | MOQ/Shipping<br>Package  |
|-------------|--------------|--------------------------------|--------------------------------|--------------------------|
| HT318SQER   | QFN36L       | HT318sq<br>UVWXYZ <sup>1</sup> | <b>-40°</b> ℃~ <b>85°</b> ℃    | Tape and Reel<br>2500PCS |





| Top View |          |                  |                                                                                                                                                                                                                 |  |
|----------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin No.  | Name     | I/O <sup>1</sup> | Description                                                                                                                                                                                                     |  |
| 1        | INA+     | I                | Positive input terminal for A channel                                                                                                                                                                           |  |
| 2        | INA-     | I                | Negative input terminal for A channel                                                                                                                                                                           |  |
| 3        | SFT_CLIP | Ι                | Sets the maximum output voltage before clipping (Limiter Level)                                                                                                                                                 |  |
| 4        | GVDD     | 0                | Voltage regulator derived from PVDD supply, connect 1uF to GND (NOTE: This pin is provided as a connection point for filtering capacitors for this supply and must not be used to power any external circuitry) |  |
| 5        | GAIN/SLV | I                | Selects gain and selects between Master and Slave mode depending<br>on pin voltage divider.                                                                                                                     |  |
| 6        | LIM      | I                | Selects the mode of Power Clipper or AGC                                                                                                                                                                        |  |
| 7        | GGND     | G                | Ground for gate drive circuitry (this terminal should be connected to the system ground)                                                                                                                        |  |
| 8        | INB-     |                  | Negative input terminal for B channel                                                                                                                                                                           |  |
| 9        | INB+     | I                | Positive input terminal for B channel                                                                                                                                                                           |  |
| 10       | AM0      |                  | AM Avoidance Frequency Selection                                                                                                                                                                                |  |
| 11       | AM1      |                  | AM Avoidance Frequency Selection                                                                                                                                                                                |  |
| 12       | AM2      |                  | AM Avoidance Frequency Selection                                                                                                                                                                                |  |
| 13       | MUTE     |                  | Mute control terminal, the amplifier is muted when it is pulled high                                                                                                                                            |  |
| 14       | SYNC     | Ю                | Clock input/output for synchronizing multiple class-D devices.<br>Direction determined by GAIN/SLV terminal.                                                                                                    |  |
| 15       | AVDD     | Р                | Analog power supply                                                                                                                                                                                             |  |

-5-

<sup>1</sup> I: Input; O: Output; G: Ground; P: Power; BST: Boot Strap

Copyright ©2019, Jiaxing Heroic Technology Co., Ltd



## HT318 Class D Stereo Audio Amplifier

| 16,17,18 | PVDDB       | Р   | Power Supply for amplifier drivers of B channel                       |  |
|----------|-------------|-----|-----------------------------------------------------------------------|--|
| 19       | BSB+        | BST | Connection point for the OUTB+ bootstrap capacitor, which is used     |  |
| 10       | BOBI        | 501 | to create a power supply for the high-side gate drive for OUTB+       |  |
| 20       | OUTB+       | 0   | Positive pin for differential speaker amplifier output B              |  |
| 21       | OUTB-       | 0   | Negative pin for differential speaker amplifier output B              |  |
| 22       | BCB         | BOT | Connection point for the OUTB- bootstrap capacitor, which is used     |  |
| 22       | -000        | 51  | to create a power supply for the high-side gate drive for OUTB-       |  |
| 23       | PGND        | G   | Power ground, make sure connect it to the system ground               |  |
| 24       | BCV         | вст | Connection point for the OUTA- bootstrap capacitor, which is used     |  |
| 24       | DOA-        | 51  | to create a power supply for the high-side gate drive for OUTA-       |  |
| 25       | OUTA-       | 0   | Negative pin for differential speaker amplifier output A              |  |
| 26       | OUTA+       | 0   | Positive pin for differential speaker amplifier output A              |  |
| 27       | BCVT        | BOT | Connection point for the OUTA+ bootstrap capacitor, which is used     |  |
| 21       | 21 BSA+ BS1 |     | to create a power supply for the high-side gate drive for OUTA        |  |
| 28,29,30 | PVDDA       | Р   | Power Supply for amplifier drivers of A channel                       |  |
| 31       | AVDD        | Р   | Analog power supply                                                   |  |
| 22       |             | C   | Ground for gate drive circuitry (this terminal should be connected to |  |
| 32       | GND         | 9   | the system ground)                                                    |  |
|          |             |     | Not connected inside the device (all "no connect" pins should be      |  |
| 33       | NC          | -   | connected to ground for best thermal performance, however they can    |  |
|          |             |     | be used as routing channels if required.)                             |  |
| 34       | MODE        | 1   | Mode selection logic input (LOW = BD mode, HIGH = 1 SPW               |  |
| - 54     | MODE        | I   | mode). TTL logic levels with compliance to AVCC                       |  |
| 35       | \SD         |     | Place the speaker amplifier in shutdown mode while pulled down.       |  |
| 26       |             | 0   | Speaker amplifier fault terminal, which is pulled LOW when an         |  |
|          | \FAUL1      | 0   | internal fault occurs                                                 |  |
| EP       | PowerPad    | G   | Connect to GND for best system performance.                           |  |

## ■ TYPICAL APPLICATION





## ■ SPECIFICATIONS<sup>1</sup>

#### • Absolute Maximum Ratings<sup>2</sup>

| PARAMETER                                            | Symbol           | MIN  | MAX  | UNIT |
|------------------------------------------------------|------------------|------|------|------|
| Supply voltage range (PVDD, AVDD)                    | Vdd              | -0.3 | 30   | V    |
| Input voltage range (INA+, INA-, INB+, INB-)         | Vi               | -0.3 | 5.8  | V    |
| Input voltage range (SFT_CLIP, GAIN/SLV, LIM, SYNC)  | Vi               | -0.3 | GVDD | V    |
| Input voltage range (AM0, AM1, AM2, MUTE, \SD, MODE) | Vi               | -0.3 | AVDD | V    |
| Operating temperature range                          | TA               | -40  | 85   | °C   |
| Operating junction temperature range                 | TJ               | -40  | 150  | °C   |
| Storage temperature range                            | T <sub>STG</sub> | -50  | 150  | °C   |

#### • Recommended Operating Conditions

| PARAMETER                | Symbol          | CONDITION                                   | MIN | TYP | MAX | UNIT |
|--------------------------|-----------------|---------------------------------------------|-----|-----|-----|------|
| Supply voltage range     | Vdd             | PVDD, AVDD                                  | 4.5 |     | 26  | V    |
| Operating temperature    | Ta              |                                             | -40 | 25  | 85  | °C   |
| High-level input voltage | Vih             | AMx, MUTE, \SD, SYNC, MODE                  | 2   |     |     | V    |
| Low-level input voltage  | VIL             | AMx, MUTE, \SD, SYNC, MODE                  |     |     | 0.8 | V    |
| Low-level output voltage | V <sub>OL</sub> | \FAULT                                      |     |     | 0.8 | V    |
| High-level input current | I <sub>IH</sub> | AMx, MUTE, $SD$ , MODE (VI = 2V, VDD = 18V) |     |     | 50  | uA   |
| Load impedance (BTL)     | RL              | With output filter (10uH, 680nF)            | 3.2 | 4   |     | Ω    |
| Load impedance (PBTL)    | R∟              | With output filter (10uH, 1uF)              | 1.6 | 2   |     | Ω    |

#### • DC Electrical Characteristics

Conditions:  $T_A = 25^{\circ}C$ ,  $V_{DD} = 4.5-26V$ , Load = 40hm, unless otherwise specified.

| PARAMETER                   | Symbol          | CONDITION                           | MIN | TYP | MAX | UNIT |
|-----------------------------|-----------------|-------------------------------------|-----|-----|-----|------|
| Class Output Offset Voltage | Vos             | $V_I = 0V$ , Gain = 36dB            |     | 1.5 |     | mV   |
| Quiescent supply surrent    | I               | V <sub>DD</sub> = 12V, No Load      |     | 20  |     | mA   |
| Quiescent supply current    | IDD             | V <sub>DD</sub> = 24V, No Load      |     | 32  |     | mA   |
| Quiescent supply current in | L               | V <sub>DD</sub> = 12V, With Load    |     | 13  |     | mA   |
| Mute mode                   | IMUTE           | V <sub>DD</sub> = 24V, With Load    |     | 13  |     | mA   |
| Quiescent supply current in | las             | V <sub>DD</sub> = 12V, With Load    |     | 50  |     | uA   |
| SD mode                     | ISD             | V <sub>DD</sub> = 24V, With Load    |     | 50  |     | uA   |
|                             | Gain            | RP = open, RD = $5.6k\Omega$        | 35  | 36  | 37  | dB   |
| System Gain in master mode  |                 | RP = 100kΩ, RD = 20kΩ               | 31  | 32  | 33  | dB   |
| (BTL or PBTL)               |                 | RP = 100kΩ, RD = 39kΩ               | 25  | 26  | 27  | dB   |
|                             |                 | RP = 75kΩ, RD = 47kΩ                | 19  | 20  | 21  | dB   |
|                             |                 | RP = 51k, RD = 51kΩ                 | 35  | 36  | 37  | dB   |
| System Gain in slave mode   | Coin            | $RP = 47k\Omega$ , $RD = 75k\Omega$ | 31  | 32  | 33  | dB   |
| (BTL or PBTL)               | Gain            | RP = 39kΩ, RD = 100kΩ               | 25  | 26  | 27  | dB   |
|                             |                 | RP = 16kΩ, RD = 100kΩ               | 19  | 20  | 21  | dB   |
| Turn-on time                | t <sub>on</sub> | Pull \SD high or power on           |     | 10  |     | ms   |
| Turn-off time               | toff            | Pull \SD low                        |     | 2   |     | us   |
| Gate drive supply           | GVDD            |                                     |     | 5.5 |     | V    |

<sup>&</sup>lt;sup>1</sup> Depending on parts and PCB layout, characteristics may be changed.

<sup>&</sup>lt;sup>2</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### • AC Electrical Characteristics

Conditions:  $T_A = 25^{\circ}C$ ,  $V_{DD} = 4.5-26V$ , Load = Filter +  $R_L$ , Filter = 10uH + 680nF,  $R_L = 4\Omega + 22uH$ ,  $f_{IN} = 1$  kHz, Gain = 26dB,  $C_{IN} = 1$  uF, 20-20kHz, Power Limit off, BD mode, unless otherwise specified.

| PARAMETER                         | Symbol           | CONI                                         | DITION                   | MIN | TYP  | MAX      | UNIT |
|-----------------------------------|------------------|----------------------------------------------|--------------------------|-----|------|----------|------|
|                                   |                  | VDD = 12V, R <sub>L</sub> =                  | THD +N = 1%              |     | 14   |          | W    |
|                                   |                  | 4Ω+22uH, BTL                                 | THD+N = 10%              |     | 17   |          | W    |
|                                   |                  | $VDD = 12V, R_L =$                           | THD +N = 1%              |     | 8    |          | W    |
|                                   |                  | 8Ω+33uH, BTL                                 | THD+N = 10%              |     | 10   |          | W    |
|                                   |                  | VDD = 16V, R∟=<br>4Ω+22uH, BTL               | THD +N = 1%              |     | 26   |          | W    |
|                                   |                  |                                              | THD+N = 10%              |     | 30   |          | W    |
|                                   |                  | VDD = 16V. R∟=                               | THD +N = 1%              |     | 15   |          | W    |
|                                   |                  | 8Ω+33uH, BTL                                 | THD+N = 10%              |     | 18   |          | W    |
|                                   |                  | VDD = 20V, RL =                              | THD +N = 1%              |     | 23   |          | W    |
|                                   | _                | 8Ω+33uH, BTL                                 | THD+N = 10%              |     | 28   |          | W    |
| Continuous output power           | Po               | VDD = 24V, R <sub>1</sub> =                  | THD +N = 1%              |     | 33   |          | W    |
|                                   |                  | 8Ω+33uH, BTL                                 | THD+N = 10%              |     | 40   |          | W    |
|                                   |                  | VDD = 16V, R <sub>1</sub> =                  | THD +N = 1%              |     | 36   |          | W    |
|                                   |                  | 3Ω+22uH, PBTL                                | THD+N = 10%              |     | 45   |          | W    |
|                                   |                  | VDD = 16V, R <sub>1</sub> =                  | THD +N = 1%              |     | 28   |          | W    |
|                                   |                  | 4Ω+22uH, PBTL                                | THD+N = 10%              |     | 35   |          | W    |
|                                   |                  | VDD = 20V, R <sub>L</sub> =<br>4Ω+22uH, PBTL | THD +N = 1%              |     | 45   |          | W    |
|                                   |                  |                                              | THD+N = 10%              |     | 55   |          | W    |
|                                   |                  | VDD = 24V, R∟=<br>4Ω+22uH, PBTL              | THD +N = 1%              |     | 60   |          | W    |
|                                   |                  |                                              | THD+N = 10%              |     | 75   |          | W    |
| Total harmonic distortion + noise | THD+N            | Po = 1W, V <sub>DD</sub> = 18                | V, R <sub>L</sub> = 8Ω   |     | 0.02 |          | %    |
|                                   | η                | VDD = 12V,<br>THD+N = 10%                    | $R_L = 4\Omega, BTL$     |     | 92   |          | %    |
|                                   |                  |                                              | R <sub>L</sub> = 8Ω, BTL |     | 94   |          | %    |
| Efficiency                        |                  | VDD = 20V,<br>THD+N = 10%                    | $R_L = 8\Omega, BTL$     |     | 94   |          | %    |
|                                   |                  | VDD = 16V,<br>THD+N = 10%                    | $R_L = 4\Omega$ , PBTL   |     | 95   |          | %    |
| Cross Talk                        | СТ               | Vo = 1Vrms, Gain                             | = 20dB                   |     | -95  |          | dB   |
| Output integrated noise           | V <sub>N</sub>   | A-weighted, Gain =                           | = 20 dB                  |     | 100  |          | uV   |
| Signal-to-noise ratio             | SNR              | A-weighted, Gain =                           | = 20 dB, Po = 1W         |     | 85   |          | dB   |
| Power supply rejection ratio      | PSRR             | 200mVpp 1kHz, In                             | put grounded             |     | -75  |          | dB   |
|                                   |                  | AM2=0, AM1 = 0, AM1                          | AM0 = 0                  |     | 400  |          | kHz  |
|                                   |                  | AM2=0, AM1 = 0, AM1                          | AM0 = 1                  |     | 500  |          | kHz  |
|                                   |                  | AM2=0, AM1 = 1, A                            | AM0 = 0                  |     | 600  |          | kHz  |
|                                   |                  | AM2=0, AM1 = 1, A                            | AM0 = 1                  |     |      |          |      |
| Oscillator frequency              | t <sub>osc</sub> | AM2=1, AM1 = 0, A                            | AM0 = 0                  |     |      |          |      |
|                                   |                  | AM2=1, AM1 = 0, A                            | AM0 = 1                  |     | F    | Reserved |      |
|                                   |                  | AM2=1, AM1=1, AM0=0                          |                          |     |      |          |      |
|                                   |                  | AM2=1, AM1=1, AM0=0                          |                          |     |      |          |      |
| Over temperature protection       |                  | , ,,,,                                       |                          |     | 160  |          | ۰۲   |
| trigger point                     |                  |                                              |                          |     | 100  |          |      |
| i nermal holdback trigger         | TFB              |                                              |                          |     | 150  |          | °C   |
| Over current trip point           | OCP              |                                              |                          |     | 7.5  |          | Α    |



## ■ TYPICAL OPERATING CHARACTERISTICS

 $T_A = 25^{\circ}C$ , **BTL mode**, AM1 = AM2 = L, MODE = L,  $f_{IN} = 1$  kHz, unless otherwise noted. Output filter is used as 10 µH and 0.68 µF, unless otherwise noted.



Po vs THD+N (VDD = 12V, Load = 40hm)





Po vs THD+N (VDD = 24V, Load = 80hm)



f<sub>IN</sub> vs THD+N (VDD = 24V, Load = 80hm, Po = 1W)





f<sub>IN</sub> vs THD+N (VDD = 12V, Load = 40hm, Po = 1W)



#### APPLICATION INFORMATION

#### 1. Power Supply

The power supply for the HT318 only require one voltage from 4.5V to 26V, which supplies the analog circuitry (AVDD) and the power stage (PVDD)

The AVDD supply feeds internal LDO including GVDD. This LDO output is connected to external pins for filtering purposes, but should not be connected to external circuits. The filtering capacitor for GVDD is recommended to be 1uF. A filtering capacitor of 1uF for AVDD is also needed.

The PVDD (pin16, 17, 18) feeds the power stage of B channel and the PVDD (pin28, 29, 30) feeds the power stage of A channel. Filtering capacitors of 100nF//1uF//220uF for PVDD of each channel should be placed close to the PVDD pin.

## 2. Class D Modulation (MODE pin)

HT318 can run in either BD modulation or 1SPW modulation, which is determined by MODE pin.

#### 2.1 BD modulation

BD modulation is selected once MODE pin is pulled low.

This is a modulation scheme that allows operation without the classic LC reconstruction filter when the amp is driving an inductive load with short speaker wires. Each output is switching from 0 volts to the supply voltage.

The OUT+ and OUT- are in phase with each other with no input so that there is little or no current in the speaker. The duty cycle of OUT+ is greater than 50% and OUT- is less than 50% for positive output voltages.

The duty cycle of OUT+ is less than 50% and OUT- is greater than 50% for negative output voltages. The voltage across the load sits at 0V throughout most of the switching period, reducing the switching current, which reduces any I2R losses in the load.

#### 2.2 1SPW modulation

1SPW modulation is selected once MODE pin is pulled high.

The 1SPW mode alters the normal modulation scheme in order to achieve higher efficiency with a slight penalty in THD degradation and more attention required in the output filter selection.

In 1SPW mode the outputs operate at  $\sim$ 15% modulation during idle conditions. When an audio signal is applied one output will decrease and one will increase. The decreasing output signal will quickly rail to GND at which point all the audio modulation takes place through the rising output. The result is that only one output is switching during a majority of the audio cycle.

Efficiency is improved in this mode due to the reduction of switching losses. The THD penalty in 1SPW mode is minimized by the high-performance feedback loop. The resulting audio signal at each half output has a discontinuity each time the output rails to GND. This can cause ringing in the audio reconstruction filter unless care is taken in the selection of the filter components and type of filter used.

#### 3. **Power Limit Function**

There are two different power limit functions for HT318, one is Automatic Gain Control (AGC), the other is Power Clipper (PCLP). The function can be selected by setting the LIM pin.

#### 3.1 Power Limit Mode (LIM pin)

The LIM pin configuration is shown as Figure 1 and Table. 1.







Figure 1 LIM Terminal Configuration

| Table. | 1 LIN | I Terminal | Settings |
|--------|-------|------------|----------|
|--------|-------|------------|----------|

| Voltage of LIM Terminal | Power Limit Mode | Attack Time T <sub>A</sub> (us/dB) | Release Time T <sub>R</sub> (ms/dB) |
|-------------------------|------------------|------------------------------------|-------------------------------------|
| GVDD                    | AGC FAST         | 80                                 | 400                                 |
| 2/3 GVDD                | AGC MEDIUM       | 160                                | 800                                 |
| 1/3 GVDD                | AGC SLOW         | 320                                | 1600                                |
| GND                     | PCLP             |                                    | /                                   |

If the AGC function is selected, the output music can be limited below the preset Limiter Level (see pin SFT\_CLIP). If the output audio signal exceeds the Limiter Level, HT318 decreases amplifier gain by the rate of attack time by 0.25dB per step (step pace). HT318 increases the gain by the rate release time by 0.25dB/step (step pace) once the output audio is below the limiter level. Figure 2 shows this relationship.

The AGC function don't clip the output wave while limiting the output power. It can remove the output clipping noise and protect the speakers caused by a reduction of power supply voltage or a sudden large volume of input music.





Figure 2 AGC Function Description

The HT318 also has a power clipper function (PLCP) that can be used to clip the output voltage level below the supply rail. The PLCP function can be selected by pulling LIM pin down into system ground, shown as Table. 1 LIM Terminal Settings.

When PLCP function is active, the amplifier operates as if it was powered by a lower supply voltage, and thereby enters into clipping sooner than if the circuit was not active. The result is clipping behavior very similar to that of clipping at the PVDD rail, in contrast to the digital clipper behavior which occurs in the oversampled domain of the digital path. The point at which clipping begins is called the Limiter Level (see pin SFT\_CLIP).

To move the output stage into clipping, the PCLP function limits the duty cycle of the output PWM pulses to a fixed maximum value. After filtering this limit applied to the duty cycle resembles a clipping event at a voltage below that of the PVDD level.



Figure 3 PCLP Function Description

## 3.2 Limiter Level Configuration (SFT\_CLIP pin)

The Limiter Level is controlled by a resistor divider from GVDD (around 5.5V) to ground, which sets the voltage at the SFT\_CLIP pin ( $V_{SFT\_CLIP}$ ). The Limiter Level is approximately 4 times the voltage at the SFT\_CLIP pin, noted as  $V_{SFT\_CLIP}$ .

Limiter Level  $\approx$  4  $\times$  V<sub>SFT CLIP</sub>



The precision of the threshold at which clipping occurs is dependent upon the voltage level at the SFT\_CLIP pin. Because of this, increasing the precision of the resistors used to create the voltage divider, or using an external reference will increase the precision of the point at which the device enters into clipping. To ensure stability, and soften the edges of the clipping event, a capacitor should be connected from pin SFT\_CLIP to ground.





If LIM pin is connected to GND, and SFT\_CLIP pin is directly connected to GVDD, neither function of AGC nor PCLP is selected.

#### 4. AM Avoidance EMI Reduction (AM0, AM1 pin)

To reduce interference in the AM radio band, the HT318 has the ability to change the switching frequency via AM1 AM0 pins. The recommended frequencies are listed in Table. 2.

| 5                         |               |  |
|---------------------------|---------------|--|
| Switching Frequency (kHz) | AM2:AM1:AM0   |  |
| 400                       | 000 (default) |  |
| 500                       | 001           |  |
| 600                       | 010           |  |
| Reserved                  | 011           |  |
|                           | 100           |  |
|                           | 101           |  |
|                           | 110           |  |
|                           | 111           |  |

| <b>—</b> | 0 0 11 1 1  | -         | <b>•</b> • • • |
|----------|-------------|-----------|----------------|
| Table.   | 2 Switching | Frequency | Settings       |

#### 5. Gain Setting and Master and Slave (GAIN/SLV pin)

In order to select the amplifier gain setting, the designer must determine the maximum power target and the speaker impedance. Once these parameters have been determined, calculate the required output voltage swing which delivers the maximum output power.

Choose the lowest analog gain setting that corresponds to produce an output voltage swing greater than the required output swing for maximum power. The analog gain can be set by selecting the voltage divider resistors (RP and RD) on the Gain pin.

Master or Slave mode is also controlled by this pin. Notice that a gain or mode changing by this pin will be not effective when the amplifier is working.





Figure 5 GAIN/SLV Terminal Configuration

| RP (Ω) | RD (Ω) | Gain (dB) | Master or Slave Mode |
|--------|--------|-----------|----------------------|
| NC     | 5.6k   | 36        | Master               |
| 100k   | 20k    | 32        | Master               |
| 100k   | 39k    | 26        | Master               |
| 75k    | 47k    | 20        | Master               |
| 51k    | 51k    | 36        | Slave                |
| 47k    | 75k    | 32        | Slave                |
| 39k    | 100k   | 26        | Slave                |
| 16k    | 100k   | 20        | Slave                |

## 6. Amplifier Input and Output

#### 6.1 Amplifier Input Configuration

HT318 is an amplifier with analog input (single-ended or differential). For a differential operation, input signals into IN+ and IN- pins via DC-cut capacitors ( $C_{IN}$ ). The high pass cut-off frequency of input signal can be calculated by

$$\mathbf{f}_{c} = \frac{1}{2\pi \mathbf{R}_{IN} \mathbf{C}_{IN}} \, .$$

For a single-ended operation, input signals to IN+ pin via a DC-cut capacitor ( $C_{IN}$ ). IN- pin should be connected to ground via a DC-cut capacitor (with the same value of  $C_{IN}$ ).



Figure 6 (1) Differential Input;



The input impedance changes with the gain setting from 9kohm to 60kohm as Table 4. If a flat bass response is required down to 20 Hz the recommended cut-off frequency is a tenth of that, 2 Hz. Table 4 lists the recommended ac-couplings capacitors for each gain step. If a -3 dB is accepted at 20 Hz 10 times lower capacitors can used – for example, a  $1\mu$ F can be used.



| Gain (dB) | Rin (kΩ) | CIN(uF) | f <sub>c</sub> (Hz) |
|-----------|----------|---------|---------------------|
| 36        | 9        | 10      | 1.8                 |
| 32        | 15       | 5.6     | 1.9                 |
| 26        | 30       | 3.3     | 1.6                 |
| 20        | 60       | 1.5     | 1.8                 |

Table. 4 RIN vs GAIN vs CIN

## 6.2 Amplifier Output Configuration

The HT318 has been tested with a simple ferrite bead filter for a variety of applications including long speaker wires up to 20 cm and high power. One important aspect of the ferrite bead selection is the type of material used in the ferrite bead. Not all ferrite material is alike, so it is important to select a material that is effective in the 10 to 100 MHz range which is key to the operation of the class-D amplifier. The impedance of the ferrite bead can be used along with a small capacitor with a value in the range of 1000 pF to reduce the frequency spectrum of the signal to an acceptable level. For best performance, the resonant frequency of the ferrite bead/ capacitor filter should be less than 10 MHz. Also, the filter capacitor can be increased if necessary, with some impact on efficiency.



Figure 7 Output Filters with Ferrite Beads

There may be a few circuit instances where it is necessary to add a complete LC reconstruction filter. These circumstances might occur if there are nearby circuits which are sensitive to noise. In these cases, a classic second order Butterworth filter similar to those shown in the figures below can be used.

Some systems have little power supply decoupling from the AC line but are also subject to line conducted interference (LCI) regulations. These include systems powered by "wall warts" and "power bricks." In these cases, LC reconstruction filters can be the lowest cost means to pass LCI tests. Common mode chokes using low frequency ferrite material can also be effective at preventing line conducted interference.





#### 6.3 PBTL Mode Configuration

The HT318 can be configured to drive a single speaker with the two output channels connected in parallel. This mode of operation is called Parallel Bridge Tied Load (PBTL) mode. This mode of operation effectively reduces the output impedance of the amplifier in half, which in turn reduces the power dissipated in the device due to conduction losses through the output FETs. Additionally, since the output channels are working in parallel, it also doubles the amount of



current the speaker amplifier can source before hitting the over-current error threshold.

To place the HT318 into PBTL Mode, the PBTL pin should be pulled HIGH (that is, connected to the DVDD supply through a pull-up resistor). If the device is to operate in BTL mode instead, the PBTL pin should be pulled LOW, that is connected to the system supply ground. When operated in PBTL mode, the output pins should be connected as shown in the Typical Application Circuit Diagrams.

In PBTL mode, the amplifier selects its source signal from the A channel of the stereo signal.

#### 7. Startup, Shutdown and Mute Operation

The HT318 employs a shutdown mode of operation designed to reduce supply current ( $I_{DD}$ ) to the absolute minimum level during periods of nonuse for power conservation. The \SD input terminal should be held high during normal operation when the amplifier is in use. Pulling \SD low will put the outputs to mute and the amplifier to enter a low-current state. It is not recommended to leave \SD unconnected, because amplifier operation would be unpredictable.

For a better power on and power-off pop performance, place the amplifier in the shutdown mode prior to delivering or removing the power supply.

The HT318 also has a mute function in which the differential output is grounded through resistivity. The MUTE terminal should be held low in normal operation. Pulling MUTE high will put HT318 into MUTE mode. The noise of placing the amplifier in and out of mute mode will be lower than shutdown mode.

#### 8. Other Functions and Terminals

#### 8.1 GVDD Supply

The GVDD Supply is used to power the gates of the output full bridge transistors. It can also be used to supply the SFT\_CLIP, LIM and GAIN voltage dividers. Decouple GVDD with a X5R ceramic 1  $\mu$ F capacitor to GND. The GVDD supply is not intended to be used for external supply. It is recommended to limit the current consumption by using resistor voltage dividers for GAIN and SFT\_CLIP of 100 k $\Omega$  or more.

## 8.2 BSAx和BSBx Capacitors

The full H-bridge output stages use only NMOS transistors. Therefore, they require bootstrap capacitors for the high side of each output to turn on correctly. A 220nF ceramic capacitor of quality X5R or better, rated for at least 16 V, must be connected from each output to its corresponding bootstrap input. The bootstrap capacitors connected between the BSxx pins and corresponding output function as a floating power supply for the high-side N-channel power MOSFET gate drive circuitry. During each high-side switching cycle, the bootstrap capacitors hold the gate-to-source voltage high enough to keep the high-side MOSFETs turned on.

#### 9. Protection Functions

The HT318 contains a complete set of protection circuits carefully designed to make system design efficient as well as to protect the device against any kind of permanent failures due to short circuits, overload, over temperature, and under-voltage.

#### 9.1 Over Temperature Protection (OTP)

This is the function to establish the over temperature protection mode when detecting excessive high temperature of HT318. When the on-die temperature of HT318 is higher than TOP, the OTP mode is activated, the differential output pin becomes weak low state (a state grounded though resistivity).

#### 9.2 Foldback (TFB) Function

The HT318 Thermal Foldback, TFB, is designed to protect the HT318 from excessive die temperature in case of the device being operated beyond the recommended temperature or power limit, or with a weaker thermal system than recommended, without shutting the device down.

The TFB works by reducing the on-die power dissipation by reducing the HT318 system gain by the rate of attack time (default value 1200ms/dB) by 0.25dB per step (step pace) if the TFB trig point is exceeded. Once the die temperature drops below the TFB trig point, the HT318 gain is increased by a single or by the rate of release time (default value 2400ms/dB) by 0.25dB per step (step pace) until the TFB trig point, or a maximum attenuation is reached, and the system gain will be decreased again, or the system gain is at its nominal gain level. The procedure shows as follows.





#### Figure 9 TFB Operation

## 9.3 DC Detect Protection (DCP)

The HT318 has circuitry which will protect the speakers from DC current which might occur due to an internal amplifier error.

A DCE event occurs when the output differential duty-cycle of either channel exceeds 60% for more than 420 msec at the same polarity. The table below shows some examples of the typical DCE Protection threshold for several values of the supply voltage. This feature protects the speaker from large DC currents or AC currents less than 2 Hz.

The minimum output offset voltages required to trigger the DC detect are listed in Table. 2. The outputs must remain at or above the voltage listed in the table for more than 420 msec to trigger the DC detect.

| PVDD (V) | Vos  (V) |
|----------|----------|
| 4.5      | 0.96     |
| 6        | 1.3      |
| 12       | 2.6      |
| 18       | 3.9      |

| ISDIA 5 DICTIONACT I DRASDOID | L |
|-------------------------------|---|

## 9.4 Short-Circuit Protection (OCP)

The HT318 has protection from over current conditions caused by a short circuit on the output stage. The amplifier outputs are switched to a high impedance state when the short circuit protection latch is engaged.

## 9.5 Under-Voltage Protection (UVP)

This is the function to establish the under-votage protection mode when power supply becomes lower than the detection voltage  $V_{UVLL}$ , and the protection mode is canceled when the power supply becomes higher than the threshold voltage  $V_{UVLH}$ . In the under-voltage protection mode, the differentrial output pin becomes weak low state (a stage grounded through resistivity). HT318 will start up within start-up time when the under-voltage protection mode is cancelled.



## 10. Typical Applications







## 11. PCB Layout







SIDE VIEW

## PACKAGE OUTLINE





TOP VIEW



## BOTTOM VIEW

| Symbol | Dimensions In Millimeters |       | Dimensions In Inches   |       |       |
|--------|---------------------------|-------|------------------------|-------|-------|
| Symbol | MIN.                      | MAX.  | MIN.                   | MAX.  |       |
| A      | 0.700                     | 0.800 | 0.028                  | 0.031 |       |
| A1     | 0.000                     | 0.050 | 0.000                  | 0.002 |       |
| A3     | 0.203REF.                 |       | A3 0.203REF. 0.008REF. |       | BREF. |
| D      | 5.900                     | 6.100 | 0.232                  | 0.240 |       |
| E      | 5.900                     | 6.100 | 0.232                  | 0.240 |       |
| D1     | 4.050                     | 4.250 | 0.159                  | 0.167 |       |
| E1     | 4.050                     | 4.250 | 0.159                  | 0.167 |       |
| b      | 0.180                     | 0.300 | 0.007                  | 0.012 |       |
| b1     | 0.130                     | 0.230 | 0.005                  | 0.009 |       |
| е      | 0.500TYP.                 |       | 0.020                  | TYP.  |       |
| k      | 0.200MIN.                 |       | 0.008MIN.              |       |       |
| Ĺ      | 0.500                     | 0.600 | 0.020                  | 0.024 |       |



#### IMPORTANT NOTICE 注意

Jiaxing Heroic Electronic Technology Co., Ltd (HT) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any products or services. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

嘉兴禾润电子科技有限公司(以下简称HT)保留对产品、服务、文档的任何修改、更正、提高、改善和其他改变,或停止 提供任何产品和服务的权利。客户在下单和生产前应确保所得到的信息是最新、最完整的。

HT assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using HT components.

HT对相关应用的说明和协助以及客户产品的板级设计不承担任何责任。

HT products are not authorized for use in safety-critical applications (such as life support devices or systems) where a failure of the HT product would reasonably be expected to affect the safety or effectiveness of that devices or systems.

HT的产品并未授权用于诸如生命维持设备等安全性极高的应用中。

The information included herein is believed to be accurate and reliable. However, HT assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

本文中的相关信息是精确和可靠的,但HT并不对其负责,也不对任何可能的专利和第三方权利的侵害负责。

Following are URLs and contacts where you can obtain information or supports on any HT products and application solutions:

下面是可以联系到我公司的相关链接和联系方式:

## 嘉兴禾润电子科技有限公司

#### Jiaxing Heroic Electronic Technology Co., Ltd.

地址: 浙江省嘉兴市凌公塘路3339号JRC大厦A座三层
Add: A 3rd floor, JRC Building, No. 3339, LingGongTang Road, Jiaxing, Zhejiang Province
Sales: 0573-82585539, sales@heroic.com.cn
Support: 0573-82586151, support@heroic.com.cn
Fax: 0573-82585078
Website: www.heroic.com.cn; wap.heroic.com.cn
Wechat MP: HEROIC\_JX
请及时关注禾润官方微信公众号,随时获取最新产品信息和技术资料!

